Solar Power Inverter
Loading...
Date
2016
Authors
ORCID
Advisor
Referee
Mark
Journal Title
Journal ISSN
Volume Title
Publisher
Vysoké učení technické v Brně, Fakulta elektrotechniky a komunikačních technologií
Abstract
Design of a solar power inverter with 1 kW output power capability is discussed in this paper. Interleaved boost topology used in the step-up stage as well as the output full-bridge stage are described. Control block utilizing Field-programmable-gate-array (FPGA) is described as well.
Description
Keywords
Citation
Proceedings of the 22nd Conference STUDENT EEICT 2016. s. 234-236. ISBN 978-80-214-5350-0
http://www.feec.vutbr.cz/EEICT/
http://www.feec.vutbr.cz/EEICT/
Document type
Peer-reviewed
Document version
Published version
Date of access to the full text
Language of document
en
Study field
Comittee
Date of acceptance
Defence
Result of defence
Document licence
© Vysoké učení technické v Brně, Fakulta elektrotechniky a komunikačních technologií