Reduced Check Node Storage for Hardware-Efficient LDPC Decoder

dc.contributor.authorTran-Thi, B. N.
dc.contributor.authorLe, T. H.
dc.coverage.issue1cs
dc.coverage.volume35cs
dc.date.accessioned2026-01-28T07:03:35Z
dc.date.issued2026-04cs
dc.description.abstractThis paper proposes a hardware- and memory-efficient architecture for Low-Density Parity-Check (LDPC) decoding, targeting enhanced-performance applications with constrained resources. The design integrates two novel techniques: (i) the Variable Single minimum Min-Sum (VSMS) algorithm, which reduces hardware complexity by identifying the first minimum value and its position during check node processing, while improving error correction through a correction factor applied in variable node updates; and (ii) a memory splitting strategy that exploits the structural properties of LDPC codes to optimize memory usage. Implementation on a Xilinx Kintex UltraScale+ (xcku5p) FPGA demonstrates a reduction in storage requirements by over 46.2% compared to conventional decoders. Furthermore, the proposed decoder achieves a performance gain of up to 0.38 dB at a Bit Error Rate (BER) of 10⁻⁸, outperforming traditional Min-Sum-based approaches.en
dc.formattextcs
dc.format.extent56-66cs
dc.format.mimetypeapplication/pdfen
dc.identifier.citationRadioengineering. 2026 vol. 35, iss. 1, p. 56-66. ISSN 1210-2512cs
dc.identifier.doi10.13164/re.2026.0005en
dc.identifier.issn1210-2512
dc.identifier.urihttps://hdl.handle.net/11012/255877
dc.language.isoencs
dc.publisherRadioengineering Societycs
dc.relation.ispartofRadioengineeringcs
dc.relation.urihttps://www.radioeng.cz/fulltexts/2026/26_01_0056_0066.pdfcs
dc.rightsCreative Commons Attribution 4.0 International licenseen
dc.rights.accessopenAccessen
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/en
dc.subject5G NRen
dc.subjecterror correctionen
dc.subjectFPGAen
dc.subjectLDPC decoderen
dc.subjectVSMS algorithmen
dc.titleReduced Check Node Storage for Hardware-Efficient LDPC Decoderen
dc.type.driverarticleen
dc.type.statusPeer-revieweden
dc.type.versionpublishedVersionen
eprints.affiliatedInstitution.facultyFakulta elektrotechniky a komunikačních technologiícs

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
26_01_0056_0066.pdf
Size:
1.16 MB
Format:
Adobe Portable Document Format

Collections