Reduced Check Node Storage for Hardware-Efficient LDPC Decoder
| dc.contributor.author | Tran-Thi, B. N. | |
| dc.contributor.author | Le, T. H. | |
| dc.coverage.issue | 1 | cs |
| dc.coverage.volume | 35 | cs |
| dc.date.accessioned | 2026-01-28T07:03:35Z | |
| dc.date.issued | 2026-04 | cs |
| dc.description.abstract | This paper proposes a hardware- and memory-efficient architecture for Low-Density Parity-Check (LDPC) decoding, targeting enhanced-performance applications with constrained resources. The design integrates two novel techniques: (i) the Variable Single minimum Min-Sum (VSMS) algorithm, which reduces hardware complexity by identifying the first minimum value and its position during check node processing, while improving error correction through a correction factor applied in variable node updates; and (ii) a memory splitting strategy that exploits the structural properties of LDPC codes to optimize memory usage. Implementation on a Xilinx Kintex UltraScale+ (xcku5p) FPGA demonstrates a reduction in storage requirements by over 46.2% compared to conventional decoders. Furthermore, the proposed decoder achieves a performance gain of up to 0.38 dB at a Bit Error Rate (BER) of 10⁻⁸, outperforming traditional Min-Sum-based approaches. | en |
| dc.format | text | cs |
| dc.format.extent | 56-66 | cs |
| dc.format.mimetype | application/pdf | en |
| dc.identifier.citation | Radioengineering. 2026 vol. 35, iss. 1, p. 56-66. ISSN 1210-2512 | cs |
| dc.identifier.doi | 10.13164/re.2026.0005 | en |
| dc.identifier.issn | 1210-2512 | |
| dc.identifier.uri | https://hdl.handle.net/11012/255877 | |
| dc.language.iso | en | cs |
| dc.publisher | Radioengineering Society | cs |
| dc.relation.ispartof | Radioengineering | cs |
| dc.relation.uri | https://www.radioeng.cz/fulltexts/2026/26_01_0056_0066.pdf | cs |
| dc.rights | Creative Commons Attribution 4.0 International license | en |
| dc.rights.access | openAccess | en |
| dc.rights.uri | http://creativecommons.org/licenses/by/4.0/ | en |
| dc.subject | 5G NR | en |
| dc.subject | error correction | en |
| dc.subject | FPGA | en |
| dc.subject | LDPC decoder | en |
| dc.subject | VSMS algorithm | en |
| dc.title | Reduced Check Node Storage for Hardware-Efficient LDPC Decoder | en |
| dc.type.driver | article | en |
| dc.type.status | Peer-reviewed | en |
| dc.type.version | publishedVersion | en |
| eprints.affiliatedInstitution.faculty | Fakulta elektrotechniky a komunikačních technologií | cs |
Files
Original bundle
1 - 1 of 1
