A Verilog-A Based Fractional Frequency Synthesizer Model for Fast and Accurate Noise Assessment

Loading...
Thumbnail Image

Authors

Gonzalez-Diaz, Victor R.
Munoz-Pacheco, Jesus M.
Espinosa-Flores-Verdad, Guillermo
Sanchez-Gaspariano, Luis A.

Advisor

Referee

Mark

Journal Title

Journal ISSN

Volume Title

Publisher

Společnost pro radioelektronické inženýrství

ORCID

Altmetrics

Abstract

This paper presents a new strategy to simulate fractional frequency synthesizer behavioral models with better performance and reduced simulation time. The models are described in Verilog-A with accurate phase noise predictions and they are based on a time jitter to power spectral density transformation of the principal noise sources in a synthesizer. The results of a fractional frequency synthesizer simulation is compared with state of the art Verilog-A descriptions showing a reduction of nearly 20 times. In addition, experimental results of a fractional frequency synthesizer are compared to the simulation results to validate the proposed model.

Description

Citation

Radioengineering. 2016 vol. 25, č. 1, s. 89-97. ISSN 1210-2512
http://www.radioeng.cz/fulltexts/2016/16_01_0114_0123.pdf

Document type

Peer-reviewed

Document version

Published version

Date of access to the full text

Language of document

en

Study field

Comittee

Date of acceptance

Defence

Result of defence

Collections

Endorsement

Review

Supplemented By

Referenced By

Creative Commons license

Except where otherwised noted, this item's license is described as Creative Commons Attribution 3.0 Unported License
Citace PRO