On reversibility of synchronous counters
dc.contributor.author | Vykydal, Lukáš | |
dc.coverage.issue | 2 | cs |
dc.coverage.volume | 21 | cs |
dc.date.accessioned | 2023-10-09T07:36:40Z | |
dc.date.available | 2023-10-09T07:36:40Z | |
dc.date.issued | 2019-04-30 | cs |
dc.description.abstract | This paper gathers information about different types of counters, mainly linear feedbackshift registers, linear hybrid cellular automaton and binary counters. We explore their capability ofbeing reversed (counting in reverse order) and implementation of counters capable of counting inboth directions. In second part different types of counters are compared in required implementationresources when synthetizing for FPGA and also for standard cell library with word width rangingfrom 3 to 16bits. Selection of more resource optimal counter could leads to ASIC area saving around20–32 %. | en |
dc.description.abstract | This paper gathers information about different types of counters, mainly linear feedbackshift registers, linear hybrid cellular automaton and binary counters. We explore their capability ofbeing reversed (counting in reverse order) and implementation of counters capable of counting inboth directions. In second part different types of counters are compared in required implementationresources when synthetizing for FPGA and also for standard cell library with word width rangingfrom 3 to 16bits. Selection of more resource optimal counter could leads to ASIC area saving around20–32 %. | cs |
dc.format | text | cs |
dc.format.extent | 59-66 | cs |
dc.format.mimetype | application/pdf | en |
dc.identifier.citation | Elektrorevue. 2019, vol. 21, č. 2, s. 59-66. ISSN 1213-1539 | cs |
dc.identifier.issn | 1213-1539 | |
dc.identifier.uri | http://hdl.handle.net/11012/214177 | |
dc.language.iso | en | cs |
dc.publisher | International Society for Science and Engineering, o.s. | cs |
dc.relation.ispartof | Elektrorevue | cs |
dc.relation.uri | http://www.elektrorevue.cz/ | cs |
dc.rights | (C) 2019 Elektrorevue | en |
dc.rights.access | openAccess | en |
dc.title | On reversibility of synchronous counters | en |
dc.type.driver | article | en |
dc.type.status | Peer-reviewed | en |
dc.type.version | publishedVersion | en |
eprints.affiliatedInstitution.faculty | Fakulta elektrotechniky a komunikačních technologií | cs |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- clanek_10_30.04.2019.pdf
- Size:
- 1.66 MB
- Format:
- Adobe Portable Document Format
- Description: