Efficient Architecture and Implementation of Vector Median Filter in Co-Design Context

Loading...
Thumbnail Image

Authors

Boudabous, Anis
Khriji, Lazhar
Ben Atitallah, A.
Kadionik, P.
Masmoudi, Nouri

Advisor

Referee

Mark

Journal Title

Journal ISSN

Volume Title

Publisher

Společnost pro radioelektronické inženýrství

ORCID

Abstract

This work presents an efficient fast parallel architecture of the Vector Median Filter (VMF) using combined hardware/software (HW/SW) implementation. The hardware part of the system is implemented using VHDL language, whereas the software part is developed using C/C++ language. The software part of the embedded system uses the NIOS-II softcore processor and the operating system used is μClinux. The comparison between the software and HW/SW solutions shows that adding a hardware part in the design attempts to speed up the filtering process compared to the software solution. This efficient embedded system implementation can perform well in several image processing applications.

Description

Citation

Radioengineering. 2007, vol. 16, č. 3, s. 113-119. ISSN 1210-2512
http://www.radioeng.cz/fulltexts/2007/07_03_113_119.pdf

Document type

Peer-reviewed

Document version

Published version

Date of access to the full text

Language of document

en

Study field

Comittee

Date of acceptance

Defence

Result of defence

DOI

Collections

Endorsement

Review

Supplemented By

Referenced By

Creative Commons license

Except where otherwised noted, this item's license is described as Creative Commons Attribution 3.0 Unported License
Citace PRO